

### 5-V Low Drop Fixed Voltage Regulator

**TLE 4299** 

#### **Features**

- Output voltage 5 V ± 2%
- 150 mA Output current
- Extreme low current consumption typical 65 μA in ON state
- Inhibit function: Below 1 μA current consumption in off mode
- Early warning
- Reset output low down to  $V_{\rm O}$  = 1 V
- Adjustable reset threshold
- Overtemperature protection
- Reverse polarity proof
- Wide temperature range



P-DSO-8-3, -6, -7, -8, -9

#### **Functional Description**

The TLE 4299 is a monolithic voltage regulator with fixed 5-V output, supplying loads up to 150 mA. It is especially designed for applications that may not be powered down while the motor is off. It only needs a quiescent current of

typical 65  $\mu$ A. In addition the TLE 4299 GM includes an inhibit function. When the inhibit signal is removed, the device is switched off and the quiescent current is less than 1  $\mu$ A. To achieve proper operation of the  $\mu$ -controller, the device supplies a reset signal. The reset delay time is selected application-specific by an external delay capacitor. The reset threshold is adjustable. An early warning signal supervises the voltage at pin SI. The TLE 4299 is pin-compatible to the TLE 4269 and functional similar with the additional inhibit function. The TLE 4299 is designed to supply microcontroller systems even under automotive environment conditions. Therefore it is protected against overload, short circuit and overtemperature.

| Туре        | Ordering Code | Package    |
|-------------|---------------|------------|
| TLE 4299 G  | Q67006-A9417  | P-DSO-8-3  |
| TLE 4299 GM | Q67006-A9441  | P-DSO-14-8 |

Data Sheet 1 Rev. 1.1, 2004-01-01



### **Circuit Description**

The TLE 4299 is a PNP based very low drop linear voltage regular. It regulates the output voltage to  $V_{\rm Q}$  = 5 V for an input voltage range of 5.5 V  $\leq V_{\rm I} \leq$  45 V. The control circuit protects the device against potential caused by damages overcurrent and overtemperature.

The internal control circuit achieves a 5 V output voltage with a tolerance of  $\pm 2\%$ .

The device includes a power on reset and an under voltage reset function with adjustable reset delay time and adjustable reset switching threshold as well as a sense control/early warning function. The device includes an inhibit function to disable it when the ECU is not used for example while the motor is off.

The reset logic compares the output voltage  $V_{\rm Q}$  to an internal threshold. If the output voltage drops below this level, the external reset delay capacitor  $C_{\rm D}$  is discharged. When  $V_{\rm D}$  is lower than  $V_{\rm LD}$ , the reset output RO is switched Low. If the output voltage drop is very short, the  $V_{\rm LD}$  level is not reached and no reset-signal is asserted. This feature avoids resets at short negative spikes at the output voltage e.g. caused by load changes.

As soon as the output voltage is more positive than the reset threshold, the delay capacitor is charged with constant current. When the voltage reaches  $V_{\rm UD}$  the reset output RO is set High again.

The reset threshold is either the internal defined  $V_{\rm RT}$  voltage (typical 4.6 V) or can be lowered by a voltage level at the RADJ input down to 3.5 V. The reset delay time and the reset reaction time are defined by the external capacitor  $C_{\rm D}$ . The reset function is active down to  $V_{\rm I}$  = 1 V.

In addition to the normal reset function, the device gives an early warning. When the SI voltage drops below  $V_{\rm SI,low}$ , the devices asserts the SI output Low to indicate the logic and the  $\mu$ -processor that this voltage has dropped. The sense function uses a hysteresis: When the SI-voltage reaches the  $V_{\rm SI,high}$  level, SO is set high again. This feature can be used as early warning function to notice the  $\mu$ -controller about a battery voltage drop and a possible reset in a short time. Of cause also any other voltage can be observed by this feature.

The user defines the threshold by the resistor-values  $R_{\rm SI1}$  and  $R_{\rm SI2}$ .

For the exact timing and calculation of the reset and sense timing and thresholds, please refer to the application section.

Data Sheet 2 Rev. 1.1, 2004-01-01





Figure 1 Block Diagram TLE 4299 G





Figure 2 Block Diagram TLE 4299 GM





Figure 3 Pin Configuration (top view)

Table 1 Pin Definitions and Functions (TLE 4299 G)

| Pin No. | Symbol | Function                                                                                                                                              |
|---------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1       | I      | Input; block directly to GND on the IC with a ceramic capacitor.                                                                                      |
| 2       | SI     | Sense Input; if not needed connect to Q.                                                                                                              |
| 3       | RADJ   | Reset Threshold; if not needed connect to GND.                                                                                                        |
| 4       | D      | <b>Reset Delay</b> ; to select delay time, connect to GND via external capacitor.                                                                     |
| 5       | GND    | Ground                                                                                                                                                |
| 6       | RO     | <b>Reset Output;</b> the open-collector output is internally linked to Q via a 20 $k\Omega$ pull-up resistor. Keep open, if the pin is not needed.    |
| 7       | SO     | Sense Output; the open-collector output is internally linked to the output via a 20 k $\Omega$ pull-up resistor. Keep open, if the pin is not needed. |
| 8       | Q      | <b>5-V Output</b> ; connect to GND with a 22 μF capacitor, ESR < 5 $\Omega$ .                                                                         |

Data Sheet 5 Rev. 1.1, 2004-01-01





Figure 4 Pin Configuration (top view)

Table 2 Pin Definitions and Functions (TLE 4299 GM)

| Pin No.    | Symbol | Function                                                                                                                                      |
|------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------|
| 1          | RADJ   | Reset Threshold; if not needed connect to GND.                                                                                                |
| 2          | D      | Reset Delay; connect to GND via external delay capacitor for setting delay time.                                                              |
| 3, 4, 5    | GND    | Ground                                                                                                                                        |
| 6          | ĪNH    | Inhibit; If not needed connect to input pin I; a high signal switches the regulator ON.                                                       |
| 7          | RO     | Reset Output; open-collector output, internally connected to Q via a pull-up resistor of 20 k $\Omega$ . Keep open, if the pin is not needed. |
| 8          | SO     | Sense Output; open-collector output, internally connected to Q via a 20 $k\Omega$ pull-up resistor. Keep open, if the pin is not needed.      |
| 9          | Q      | <b>5-V Output</b> ; connect to GND with a 22 μF capacitor, ESR < 5 $\Omega$ .                                                                 |
| 10, 11, 12 | GND    | Ground                                                                                                                                        |
| 13         | I      | Input; block to GND directly at the IC by a ceramic capacitor.                                                                                |
| 14         | SI     | Sense Input; if not needed connect to Q.                                                                                                      |

Data Sheet 6 Rev. 1.1, 2004-01-01



Table 3 Absolute Maximum Ratings

 $T_{\rm j}$  = -40 to 150 °C

| Parameter            | Symbol               | Limi | t Values | Unit | Notes |
|----------------------|----------------------|------|----------|------|-------|
|                      |                      | Min. | Max.     |      |       |
| Input I              | 1                    | - 1  | ı        |      | 1     |
| Input voltage        | $V_{I}$              | -40  | 45       | V    | _     |
| Inhibit Input INH    | •                    |      | •        |      | •     |
| Input voltage        | $V_{\overline{INH}}$ | -40  | 45       | V    | _     |
| Sense Input SI       | <u> </u>             |      |          |      | ·     |
| Input voltage        | $V_{SI}$             | -0.3 | 45       | V    | _     |
| Input current        | $I_{SI}$             | 1    | 1        | mA   | _     |
| Reset Threshold RAD  | J                    |      |          |      |       |
| Voltage              | $V_{RE}$             | -0.3 | 7        | V    | _     |
| Current              | $I_{RE}$             | -10  | 10       | mA   | _     |
| Reset Delay D        |                      |      |          |      |       |
| Voltage              | $V_{D}$              | -0.3 | 7        | V    | _     |
| Reset Output RO      |                      |      |          |      |       |
| Voltage              | $V_{R}$              | -0.3 | 7        | V    | _     |
| Sense Output SO      |                      |      |          |      |       |
| Voltage              | $V_{SO}$             | -0.3 | 7        | V    | _     |
| 5-V Output Q         |                      |      |          |      |       |
| Output voltage       | $V_{Q}$              | -0.3 | 7        | V    | _     |
| Output current       | $I_{Q}$              | -5   | _        | mA   | _     |
| Temperature          |                      |      |          |      |       |
| Junction temperature | $T_{\rm j}$          | _    | 150      | °C   | _     |
| Storage temperature  | $T_{Stg}$            | -50  | 150      | °C   | _     |
| Operating Range      |                      |      |          |      |       |
| Input voltage        | $V_{I}$              | 4.5  | 45       | V    | _     |
| Junction temperature | $T_{j}$              | -40  | 150      | °C   | _     |



### Table 3 Absolute Maximum Ratings (cont'd)

 $T_{\rm i}$  = -40 to 150 °C

| Parameter        | Symbol     | Limi         | it Values | Unit       | Notes                                          |  |
|------------------|------------|--------------|-----------|------------|------------------------------------------------|--|
|                  |            | Min. Max.    |           |            |                                                |  |
| Thermal Data     | <u>'</u>   |              | 1         | 1          | <u>,                                      </u> |  |
| Junction-ambient | $R_{thja}$ |              | 200<br>70 | K/W<br>K/W | P-DSO-8-3<br>P-DSO-14-8                        |  |
| Junction-pin     | $R_{thjp}$ | <br> -<br> - | 60<br>30  | K/W<br>K/W | P-DSO-8-3<br>P-DSO-14-8 <sup>1)</sup>          |  |

<sup>1)</sup> Measured to pin 4.

Note: Stresses above those listed here may cause permanent damage to the device. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

In the operating range, the functions given in the circuit description are fulfilled.

Data Sheet 8 Rev. 1.1, 2004-01-01



Table 4 Characteristics

 $V_{\rm I}$  = 13.5 V;  $T_{\rm j}$  = -40 °C <  $T_{\rm j}$  < 150 °C

| Parameter                              | Symbol                  | Limit Values |      |      | Unit | <b>Measuring Condition</b>                                                   |  |
|----------------------------------------|-------------------------|--------------|------|------|------|------------------------------------------------------------------------------|--|
|                                        |                         | Min.         | Тур. | Max. |      |                                                                              |  |
| Output voltage                         | $V_{Q}$                 | 4.90         | 5.00 | 5.10 | V    | 1 mA $\leq$ $I_{\rm Q}$ $\leq$ 100 mA;<br>6 V $\leq$ $V_{\rm I}$ $\leq$ 16 V |  |
| Output voltage                         | $V_{Q}$                 | 4.85         | 5.00 | 5.15 | V    | $I_{\rm Q} \le$ 150 mA;<br>6 V $\le V_{\rm I} \le$ 16 V                      |  |
| Current limit                          | $I_{Q}$                 | 250          | 400  | 500  | mA   | _                                                                            |  |
| Current consumption; $I_q = I_l - I_Q$ | $I_{q}$                 | _            | 65   | 105  | μΑ   | Inhibit ON; $I_{\rm Q} \leq$ 1 mA, $T_{\rm j} <$ 85 °C                       |  |
| Current consumption; $I_q = I_l - I_Q$ | $I_{q}$                 | _            | 65   | 100  | μΑ   | Inhibit ON;<br>$I_Q \le 1$ mA, $T_j = 25$ °C                                 |  |
| Current consumption; $I_q = I_l - I_Q$ | $I_{q}$                 | _            | 170  | 500  | μΑ   | Inhibit ON; $I_{\rm Q}$ = 10 mA                                              |  |
| Current consumption; $I_q = I_l - I_Q$ | $I_{q}$                 | _            | 0.7  | 2    | mA   | Inhibit ON; $I_{\rm Q}$ = 50 mA                                              |  |
| Current consumption; $I_q = I_l - I_Q$ | $I_{q}$                 | _            | _    | 1    | μΑ   | $V_{\overline{\text{INH}}} = 0 \text{ V};$<br>$T_{\text{j}} = 25 \text{ °C}$ |  |
| Drop voltage                           | $V_{dr}$                | _            | 0.22 | 0.5  | V    | $I_{\rm Q}$ = 100 mA <sup>1)</sup>                                           |  |
| Load regulation                        | $\Delta V_{Q}$          | _            | 5    | 30   | mV   | $I_{\rm Q}$ = 1 mA to 100 mA                                                 |  |
| Line regulation                        | $\Delta V_{Q}$          | _            | 10   | 25   | mV   | $V_{\rm I}$ = 6 V to 28 V;<br>$I_{\rm Q}$ = 1 mA                             |  |
| Power Supply Ripple Rejection          | PSRR                    | _            | 66   | _    | dB   | $f_{\rm r}$ = 100 Hz; $V_{\rm r}$ = 1 Vpp; $I_{\rm Q}$ = 100 mA              |  |
| Inhibit (TLE 4299 GM only)             |                         |              |      |      |      |                                                                              |  |
| Inhibit OFF voltage range              | $V_{\overline{INH}OFF}$ | _            | _    | 8.0  | V    | TLE 4299 GM; $V_{\rm Q}$ off                                                 |  |
| Inhibit ON voltage range               | $V_{\overline{INH}ON}$  | 3.5          | _    | _    | V    | TLE 4299 GM; $V_{\rm Q}$ on                                                  |  |
| High input current                     | $I_{\overline{INH}ON}$  | _            | 3    | 5    | μΑ   | TLE 4299 GM; $V_{\overline{\text{INH}}}$ = 5 V                               |  |
| Low input current                      | $I_{\overline{INH}OFF}$ | _            | 0.5  | 2    | μΑ   | TLE 4299 GM; $V_{\overline{\text{INH}}} = 0 \text{ V}$                       |  |



### Table 4 Characteristics (cont'd)

 $V_{
m I}$  = 13.5 V;  $T_{
m j}$  = -40 °C <  $T_{
m j}$  < 150 °C

| Parameter                        | Symbol             | Limit Values |      |      | Unit | Measuring Condition                                                |
|----------------------------------|--------------------|--------------|------|------|------|--------------------------------------------------------------------|
|                                  |                    | Min.         | Тур. | Max. |      |                                                                    |
| Reset Generator                  |                    |              | l    |      |      |                                                                    |
| Switching threshold              | $V_{rt}$           | 4.50         | 4.60 | 4.80 | V    | _                                                                  |
| Reset pull-up                    | $R_{RO}$           | 10           | 20   | 40   | kΩ   | _                                                                  |
| Reset low voltage                | $V_{R}$            | _            | 0.17 | 0.40 | V    | $V_{\rm Q}$ < 4.5 V;<br>internal $R_{\rm RO}$ ; $I_{\rm R}$ = 1 mA |
| External reset pull-up           | $V_{Rext}$         | 5.6          | _    | _    | kΩ   | Pull-up resistor to Q                                              |
| Delay switching threshold        | $V_{DT}$           | 1.5          | 1.85 | 2.2  | ٧    | -                                                                  |
| Switching threshold              | $V_{ST}$           | 0.35         | 0.50 | 0.60 | V    | -                                                                  |
| Reset delay low voltage          | $V_{D}$            | _            | _    | 0.1  | ٧    | $V_{\rm Q} < V_{\rm RT}$                                           |
| Charge current                   | $I_{ch}$           | 4.0          | 8.0  | 12.0 | μΑ   | $V_{D}$ = 1 V                                                      |
| Reset delay time                 | $t_{d}$            | 17           | 28   | 35   | ms   | $C_{\rm D}$ = 100 nF                                               |
| Reset reaction time              | $t_{rr}$           | 0.5          | 1.2  | 3.0  | μs   | $C_{\rm D}$ = 100 nF                                               |
| Reset adjust switching threshold | $V_{RADJTH}$       | 1.26         | 1.36 | 1.44 | V    | V <sub>Q</sub> > 3.5 V                                             |
| Input Voltage Sense              |                    |              | •    | •    | •    |                                                                    |
| Sense threshold high             | $V_{SI\ high}$     | 1.34         | 1.45 | 1.54 | ٧    | _                                                                  |
| Sense threshold low              | $V_{SI\;low}$      | 1.26         | 1.36 | 1.44 | ٧    | _                                                                  |
| Sense input switching hysteresis | $V_{SIHYST}$       | 50           | 90   | 130  | mV   | $V_{\text{SI HYST}} = V_{\text{SI high}} - V_{\text{SI low}}$      |
| Sense output low voltage         | $V_{SO\ low}$      | _            | 0.1  | 0.4  | V    | $V_{\rm SI}$ < 1.20 V; $V_{\rm i}$ > 4.2 V; $I_{\rm SO}$ = 0       |
| External SO pull-up resistor     | $R_{SOext}$        | 5.6          | _    | _    | kΩ   | _                                                                  |
| Sense pull-up                    | $R_{SO}$           | 10           | 20   | 40   | kΩ   | _                                                                  |
| Sense input current              | $I_{SI}$           | -1           | 0.1  | 1    | μΑ   | _                                                                  |
| Sense high reaction time         | $t_{ m pd~SO~LH}$  | _            | 2.4  | 2.9  | μs   | _                                                                  |
| Sense low reaction time          | $t_{\rm pd~SO~HL}$ | _            | 1.7  | 2.1  | μs   | _                                                                  |

<sup>1)</sup> Drop voltage =  $V_1$  -  $V_Q$  (measured when the output voltage has dropped 100 mV from the nominal value obtained at 13.5 V input.)

Data Sheet 10 Rev. 1.1, 2004-01-01



Note: The listed characteristics are ensured over the operating range of the integrated circuit. Typical characteristics specify mean values expected over the production spread. If not otherwise specified, typical characteristics apply at  $T_A = 25\,^{\circ}\text{C}$  and the given supply voltage.



Figure 5 Measurement Circuit

Data Sheet 11 Rev. 1.1, 2004-01-01



### **Application Information**



Figure 6 Application Diagram TLE 4299 G





Figure 7 Application Diagram with Inhibit Function

The TLE 4299 supplies a regulated 5 V output voltage with an accuracy of 2% from an input voltage between 5.5 V and 45 V in the temperature range of  $T_i$  = -40 to 150 °C.

The device is capable to supply 150 mA. For protection at high input voltage above 25 V, the output current is reduced (SOA protection).

An input capacitor is necessary for compensating line influences and to limit steep input edges. A resistor of approx. 1  $\Omega$  in series with  $C_{\rm I}$ , can damp the LC of the input inductivity and the input capacitor.

The voltage regulator requires for stability an output capacitor  $C_Q$  of at least 22  $\mu$ F with an ESR below 5  $\Omega$ .



#### Reset

The power on reset feature is necessary for a defined start of the microprocessor when switching on the application. For the reset delay time after the output voltage of the regulator is above the reset threshold, the reset signal is set High again. The reset delay time is defined by the reset delay capacitor  $C_D$  at pin D.

The under-voltage reset circuitry supervises the output voltage. In case  $V_{\rm Q}$  decreases below the reset threshold the reset output is set LOW after the reset reaction time. The reset LOW signal is generated down to an output voltage  $V_{\rm Q}$  to 1 V. Both the reset reaction time and the reset delay time is defined by the capacitor value.

The power on reset delay time is defined by the charging time of an external delay capacitor  $C_{\rm D}$ .

$$C_{\rm D} = (t_{\rm d} \times I_{\rm D}) / \Delta V \tag{1}$$

#### **Definitions:**

- C<sub>D</sub> = reset delay capacitor
- $t_d$  = reset delay time
- $\Delta V = V_{UD}$ , typical 1.8 V for power up reset
- $\Delta V = V_{UD}$   $V_{LD}$ , typical 1.35 V for undervoltage reset
- $I_D$  = charge current, typical 6.5  $\mu$ A

For a delay capacitor  $C_{\rm D}$  = 100 nF the typical power on reset delay time is 28 ms.

The reset reaction time  $t_{\rm RR}$  is the time it takes the voltage regulator to set reset output LOW after the output voltage has dropped below the reset threshold. It is typically 1  $\mu$ s for delay capacitor of 100 nF. For other values for  $C_{\rm D}$  the reaction time can be estimated using the following equation:

$$t_{\rm BB} = 10 \text{ ns} / \text{nF} \times C_{\rm D}$$
 (2)

Data Sheet 14 Rev. 1.1, 2004-01-01





Figure 8 Reset Timing Diagram

The reset output is an open collector output with a pull-up resistor of typical 20 k $\Omega$  to Q. An external pull-up can be added with a resistor value of at least 5.6 k $\Omega$ .

In addition the reset switching threshold can be adjusted by an external voltage divider. The feature is useful for microprocessors which guarantee safe operation down to voltages below the internally set reset threshold of 4.65 V typical.

If the internal used reset threshold of typical 4.65 V is used, the pin RADJ has to be connected to GND.

If a lower reset threshold is required by the system, a voltage divider defines the reset threshold  $V_{\rm Rth}$  between 3.5 V and 4.60 V:

$$V_{\mathsf{Rth}} = V_{\mathsf{RADJ}\,\mathsf{TH}} \times (R_{\mathsf{ADJ1}} + R_{\mathsf{ADJ2}}) / R_{\mathsf{ADJ2}} \tag{3}$$

 $V_{\mathsf{RADJ}\,\mathsf{TH}}$  is typical 1.36 V.

### **Early Warning**

The early warning function compares a voltage defined by the user to an internal reference voltage. Therefore the supervised voltage has to be scaled down by an

Data Sheet 15 Rev. 1.1, 2004-01-01



external voltage divider in order to compare it to the internal sense threshold of typical 1.35 V. The sense output pin is set low, when the voltage at SI falls below this threshold.

A typical example where the circuit can be used is to supervise the input voltage  $V_{\rm I}$  to give the microcontroller a prewarning of low battery condition.

Calculation to the voltage divider can be easily done since the sense input current can be neglected.



Figure 9 Sense Timing Diagram

$$V_{\text{thHL}} = (R_{\text{SI1}} + R_{\text{SI2}})/R_{\text{SI2}} \times V_{\text{SI low}} \tag{4}$$

$$V_{\text{thLH}} = (R_{\text{SI1}} + R_{\text{SI2}})/R_{\text{SI2}} \times V_{\text{SI high}} \tag{5}$$

The sense in comparator uses a hysteresis of typical 100 mV. This hysteresis of the supervised threshold is multiplied by the resistor dividers amplification  $(R_{\rm Sl1} + R_{\rm Sl2})/R_{\rm Sl1}$ .

The sense in comparator can also be used for receiving data with a threshold of typical 1.35 V and a hysteresis of 100 mV. Of course also the data signal can be scaled down with a resistive divider as shown above. With a typical delay time of 2.4  $\mu$ s for positive transitions and 1.7  $\mu$ s for negative transitions receiving data of up to 100 kBaud are possible.

Data Sheet 16 Rev. 1.1, 2004-01-01



The sense output is an open collector output with a pull-up resistor of typical 20 k $\Omega$  to Q. An external pull-up can be added with a resistor value of at least 5.6 k $\Omega$ .

### **Typical Performance Characteristics**

# Output Voltage $V_{\rm Q}$ versus Temperature $T_{\rm i}$



# Output Voltage $V_{\rm Q}$ versus Input Voltage $V_{\rm I}$





# Charge Current $I_{\rm ch}$ versus Temperature $T_{\rm i}$



# Drop Voltage $V_{\mathrm{dr}}$ versus Output Current $I_{\mathrm{Q}}$



# Switching Voltage $V_{\rm dt}$ and $V_{\rm st}$ versus Temperature $T_{\rm i}$



# Reset Adjust Switching Threshold $V_{\mathrm{RADJTH}}$ versus Temperature $T_{\mathrm{i}}$





# Sense Threshold $V_{\rm si}$ versus Temperature $T_{\rm i}$



# Current Consumption $I_{\rm q}$ versus Output Current $I_{\rm Q}$



# Output Current Limit $I_{\mathsf{Q}}$ versus Input Voltage $V_{\mathsf{I}}$



# Current Consumption $I_{\rm q}$ versus Output Current $I_{\rm Q}$





### **Package Outlines**



Figure 10 P-DSO-8-3 (Plastic Dual Small Outline)

You can find all of our packages, sorts of packing and others in our Infineon Internet Page "Products": <a href="http://www.infineon.com/products">http://www.infineon.com/products</a>.

Dimensions in mm





Figure 11 P-DSO-14-8 (Plastic Dual Small Outline)

You can find all of our packages, sorts of packing and others in our Infineon Internet Page "Products": <a href="http://www.infineon.com/products">http://www.infineon.com/products</a>.

Dimensions in mm

#### Edition 2004-01-01

Published by Infineon Technologies AG, St.-Martin-Strasse 53, 81669 München, Germany
© Infineon Technologies AG 2004.

All Rights Reserved.

#### Attention please!

The information herein is given to describe certain components and shall not be considered as a guarantee of characteristics.

Terms of delivery and rights to technical change reserved.

We hereby disclaim any and all warranties, including but not limited to warranties of non-infringement, regarding circuits, descriptions and charts stated herein.

#### Information

For further information on technology, delivery terms and conditions and prices please contact your nearest Infineon Technologies Office (www.infineon.com).

#### Warnings

Due to technical requirements components may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies Office.

Infineon Technologies Components may only be used in life-support devices or systems with the express written approval of Infineon Technologies, if a failure of such components can reasonably be expected to cause the failure of that life-support device or system, or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body, or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered.